International Journal of Reconfigurable and Embedded Systems (IJRES)
Vol 9, No 1: March 2020

6 Transistors and 1 memristor based memory cell

Kazi Fatima Sharif (Ahsanullah University of Science and Technology)
Satyendra N. Biswas (Ahsanullah University of Science and Technology)



Article Info

Publish Date
01 Mar 2020

Abstract

Area efficient and stable memory design is one of the most important tasks in designing system on chip. This research concentrates in designing a new type of hybrid memory model by using only nMOS transistors and memristor. The proposed memory cell is very stable during successive read operates and comparatively faster and also occupies less amount of silicon area. The stability of the data during successive read operation and noise margin are in the promising range. Extensive simulation results using LTspice and Cadence software tools demonstrate the validity and competency of the proposed model.

Copyrights © 2020






Journal Info

Abbrev

IJRES

Publisher

Subject

Economics, Econometrics & Finance

Description

The centre of gravity of the computer industry is now moving from personal computing into embedded computing with the advent of VLSI system level integration and reconfigurable core in system-on-chip (SoC). Reconfigurable and Embedded systems are increasingly becoming a key technological component ...