International Journal of Reconfigurable and Embedded Systems (IJRES)
Vol 4, No 2: July 2015

An Integrated Architectural Clock Implemented Memory Design for Embedded System

Ravi Khatwal (Mohan Lal Sukhadia University)
Manoj Kumar Jain (Mohan Lal Sukhadia University)



Article Info

Publish Date
01 Jul 2015

Abstract

Recently Low power custom memory design is the major issue for embedded designer. Micro wind and Xilinx simulator performs efficient cache simulation and high performances with low power consumption. SRAM efficiency analyzed with 6-T architecture design and analyzed the simulation performance for specific application. We have implemented clock based memory architecture design and analyzed internal clock efficiency for SRAM. Architectural clock implemented memory design that reduces access time and propagation delay time for embedded devices. Internal semiconductor material improvement increases simulation performance and these design implemented for application specific design architecture.

Copyrights © 2015






Journal Info

Abbrev

IJRES

Publisher

Subject

Economics, Econometrics & Finance

Description

The centre of gravity of the computer industry is now moving from personal computing into embedded computing with the advent of VLSI system level integration and reconfigurable core in system-on-chip (SoC). Reconfigurable and Embedded systems are increasingly becoming a key technological component ...