International Journal of Reconfigurable and Embedded Systems (IJRES)
Vol 8, No 3: November 2019

Design and Implementation of Reduced Power Energy Efficient Binary Coded Decimal Adder

N. Saravanakumar (Bannari Amman Institute of Technology)
K. Sakthi Sudhan (Adhi College of Engg & Technology)
K. N. Vijeyakumar (Dr.Mahalingam College of Engineering and Technology)
S. Saranya (Bannari Amman Institute of Technology)



Article Info

Publish Date
22 Feb 2021

Abstract

This paper presents a novel architecture for low power energy binary represented decimal addition. The proposed BCD adder uses Binary to Excess Six Converter (BESC) block for constant correction to adjusts binary outputs exceeding 9 to correct decimal values and exploits the inherent advantage of reduced delay and switching, due to elimination of long carry propagation in second stage addition as in conventional design and switching OFF of the BESC block for decimal outputs less than 9. The proposed BESC-BCD adder has been designed using VHDL code and synthesized using Altera Quartus II. Experimental results demonstrates that the proposed decimal adder can lead to significant power savings and delay reduction compared to existing BCD adders which is realised in better power-delay product(PDP) performance. For example the PDP saving of the proposed BESC-BCD adder for a 1 digit and 2 digit addition implementations are 11.6% and 16.05% respectively, compared to the best of the designs used for comparison.

Copyrights © 2019






Journal Info

Abbrev

IJRES

Publisher

Subject

Economics, Econometrics & Finance

Description

The centre of gravity of the computer industry is now moving from personal computing into embedded computing with the advent of VLSI system level integration and reconfigurable core in system-on-chip (SoC). Reconfigurable and Embedded systems are increasingly becoming a key technological component ...