International Journal of Reconfigurable and Embedded Systems (IJRES)
Vol 3, No 1: March 2014

FPGA Based Firewall using Embedded Processor for Vulnarability Packet Detection

Mohamed Yousuf Hasan (C. Abdul Hakeem College of Engineering and Technology)
Poornima V.P (C. Abdul Hakeem College of Engineering and Technology)
Sujendran S (C. Abdul Hakeem College of Engineering and Technology)
Karthikraja D (C. Abdul Hakeem College of Engineering and Technology)



Article Info

Publish Date
01 Mar 2014

Abstract

This paper describes the design of high performance packet filtering firewall using embedded system. An FPGA (field programmable gate array) platform has been used for implementation and analysing the network firewall. It is capable of accepting real time changes. This network security application has an ability to perform powerful protection against unwanted data packets such as virus attack, spam in e-mails, hackers, worms, spyware unauthorized contents. However the firewalls don’t address the difficulty of unwanted data packets intrusion. The ultimate aim of this work is to create a systematic way of approach for unwanted packets discard in a network system. We use a specially trained algorithms such as Wu-manber algorithms (high performance, multi-pattern matching), bloom filter algorithm (space efficient data structure for testing an element in the set.Our design is mainly based on machine learning and artificial intelligence. This gives a high efficiency, improved performance and high ability of packet detection with less contribution of time in an effective way.

Copyrights © 2014






Journal Info

Abbrev

IJRES

Publisher

Subject

Economics, Econometrics & Finance

Description

The centre of gravity of the computer industry is now moving from personal computing into embedded computing with the advent of VLSI system level integration and reconfigurable core in system-on-chip (SoC). Reconfigurable and Embedded systems are increasingly becoming a key technological component ...