Indonesian Journal of Electrical Engineering and Informatics (IJEEI)
Vol 11, No 3: September 2023

Optimized Reversible Logic Multiplexer Designs for Energy-Efficient Nanoscale Computing

C.Vijesh Joe (Assistant Professor, School of Computer Science and Engineering, Vellore Institute of Technology, Vellore Campus, Vellore, India.)
Haewon Byeon (Department of AI-Big Data, College of AI Convergence, Inje University, Gimhae, 50834, Republic of Korea)
Anand Kumar Singh (Assistant Professor, Manav Rachna International Institute of Research and Studies (MRIIRS), Sector-43, Aravali Hills, Faridabad, Haryana-121001, India)
C. Ramesh Kumar (Professor, Applied Mathematics, Rungta College of Engineering & Technology, Rungta Educational Campus, Kurud Rd, Kohka, Bhilai, Chhattisgarh 490024, India)
Aaquil Bunglowala (Professor, STME NMIMS Indore, Super Corridor NMIMS, Indore, MP, India)
Anu Tonk (Assistant Professor -Sr Scale, Dept. of Multidisciplinary Engineering, The NorthCap University, Sector 23 A, Huda, Gurugram, Haryana - 122017, India)



Article Info

Publish Date
30 Sep 2023

Abstract

Nano- and quantum-based low-power applications are where reversible logic really shines. By using digitally equivalent circuits with reversible logic gates, energy savings may be achieved. Reducing garbage output and ancilla inputs is a primary emphasis of this study, which aims to lower power consumption in reversible multiplexers. Multiplexers with switchable 2:1, 4:1, and 8:1 ratios may be built using the SJ gate and other simple reversible logic gates. The number of ancilla inputs has been cut in half from four to zero, and the amount of garbage output has been cut in half as well, from eight to three, making the 2:1 multiplexer an improvement over the prior design. New 4:1 multiplexer has 10' ancilla inputs, up from 2' in the previous designs. The proposed 4:1 multiplexer also cuts waste production in half from the current 5-to-6 bins per day. The 8:1 multiplexer has two ancilla inputs and nine trash outputs, while the current architecture only has one of each. The functionality of the VHDL and Xilinx 14.7-coded designs is validated by ISIM simulations.

Copyrights © 2023






Journal Info

Abbrev

IJEEI

Publisher

Subject

Computer Science & IT Electrical & Electronics Engineering

Description

Indonesian Journal of Electrical Engineering and Informatics (IJEEI) is a peer reviewed International Journal in English published four issues per year (March, June, September and December). The aim of Indonesian Journal of Electrical Engineering and Informatics (IJEEI) is to publish high-quality ...