International Journal of Electrical and Computer Engineering
Vol 9, No 3: June 2019

Improve performance of the digital sinusoidal generator in FPGA by memory usage optimization

Aiman Zakwan Jidin (Universiti Teknikal Malaysia Melaka)
Irna Nadira Mahzan (Universiti Teknikal Malaysia Melaka)
A. Shamsul Rahimi A. Subki (Universiti Teknikal Malaysia Melaka)
Wan Haszerila Wan Hassan (Universiti Teknikal Malaysia Melaka)



Article Info

Publish Date
01 Jun 2019

Abstract

This paper presented the improvement in the performance of the digital sinusoidal signal generator, which was implemented in FPGA, by optimizing the usage of the available memory onboard. The sine wave was generated by using a Lookup Table method, where its pre-calculated values were stored in the onboard memory, and its frequency can be adjustable by changing the incremental step value of the memory address. In this proposed research, the memory stores only 25000 samples of the first quarter from a period of a sine wave and thus, the output signal accuracy was increased and the output frequency range was expanded, compared to the previous research. The proposed design was successfully developed and implemented in ALTERA Cyclone III DE0 FPGA Development Board, and its functionality was validated via functional simulation in Modelsim and also hardware experimental results observation in SignalTap II.

Copyrights © 2019






Journal Info

Abbrev

IJECE

Publisher

Subject

Computer Science & IT Electrical & Electronics Engineering

Description

International Journal of Electrical and Computer Engineering (IJECE, ISSN: 2088-8708, a SCOPUS indexed Journal, SNIP: 1.001; SJR: 0.296; CiteScore: 0.99; SJR & CiteScore Q2 on both of the Electrical & Electronics Engineering, and Computer Science) is the official publication of the Institute of ...