International Journal of Electrical and Computer Engineering
Vol 10, No 1: February 2020

A test architecture design for SoCs using ATAM method

D. R. V. A. Sharath Kumar (KLEF, Mallareddy Institute of Technology)
Ch. Srinivas Kumar (Mallareddy institute of technology)
Ragamayi S. (Mallareddy institute of technology)
P. Sampath Kumar (Mallareddy institute of technology)
K. Saikumar (Mallareddy institute of technology)
Sk. Hasane Ahammad (Mallareddy institute of technology)



Article Info

Publish Date
01 Feb 2020

Abstract

Test arranging is a basic issue in structure on-a-chip (S.O.C) experiment mechanization. Capable investigation designs constrain the general organization check request time, keep away from analysis reserve conflicts, in addition to purpose of restriction control disseminating in the midst of examination manner. In this broadsheet, we absent a fused method to manage a couple of test arranging issues. We first present a system to choose perfect timetables for sensibly evaluated SOC’s among need associations, i.e., plans that spare alluring orderings among tests. This furthermore acquaints a capable heuristic estimation with plan examinations designed for enormous S.O.Cs through need necessities in polynomial occasion. We portray a narrative figuring with the purpose of uses pre-emption of tests to secure capable date-books in favour of SOCs. Exploratory marks on behalf of an educational S-O-C plus a cutting edge SOC exhibit with the aim of capable investigation timetables be able to subsist gained in sensible CPU occasion.

Copyrights © 2020






Journal Info

Abbrev

IJECE

Publisher

Subject

Computer Science & IT Electrical & Electronics Engineering

Description

International Journal of Electrical and Computer Engineering (IJECE, ISSN: 2088-8708, a SCOPUS indexed Journal, SNIP: 1.001; SJR: 0.296; CiteScore: 0.99; SJR & CiteScore Q2 on both of the Electrical & Electronics Engineering, and Computer Science) is the official publication of the Institute of ...