International Journal of Reconfigurable and Embedded Systems (IJRES)
Vol 3, No 1: March 2014

Realization of Programmable BPSK Demodulator-Bit Synchronizer using Multirate Processing

Anshuman Sharma (ISRO Satellite Centre Bangalore)
Abdul Hafeez Syed (ISRO Satellite Centre Bangalore)
Midhun M (ISRO Satellite Centre Bangalore)
M R Raghavendra (ISRO Satellite Centre Bangalore)



Article Info

Publish Date
01 Mar 2014

Abstract

This paper presents the design and implementation of programmable BPSK demodulator and bit synchronizer. The demodulator is based on the Costas loop design whereas the bit synchronizer is based on Gardner timing error detector. The advantage of this design is that it offers programmability using multi-rate processing and does not rely on computation of filter coefficients, NCO angle input for each specific data rate and thus avoids computational complexities. The algorithm and its application were verified on Matlab-Simulink and were implemented on ALTERA platform. A 32 kHz BPSK demodulator–bit synchronizer pair catering for a data rate from 1kbps to 8kbps was implemented.

Copyrights © 2014






Journal Info

Abbrev

IJRES

Publisher

Subject

Economics, Econometrics & Finance

Description

The centre of gravity of the computer industry is now moving from personal computing into embedded computing with the advent of VLSI system level integration and reconfigurable core in system-on-chip (SoC). Reconfigurable and Embedded systems are increasingly becoming a key technological component ...