International Journal of Reconfigurable and Embedded Systems (IJRES)
Vol 9, No 1: March 2020

Low power 11T adder comparator design

C.M.R. Prabhu (Multimedia University)
Tan Wee Xin Wilson (Multimedia University)
T. Bhuvaneswari (Multimedia University)



Article Info

Publish Date
01 Mar 2020

Abstract

Comparator is a basic arithmetic component in a digital system and adders are the basic block of processor unit, the performance of adder will improve the system performance. The proposed 11T adder comparator is consists of three main components, namely XOR, inverter, and MUX logic. The circuit is designed and implemented based on top-down approach with 11 transistors. The proposed cell can be used at higher temperature with minimal power loss. It also gives faster response for the carry output. The proposed comparator circuit shows 63.80% improvement in power consumption than other circuits.

Copyrights © 2020






Journal Info

Abbrev

IJRES

Publisher

Subject

Economics, Econometrics & Finance

Description

The centre of gravity of the computer industry is now moving from personal computing into embedded computing with the advent of VLSI system level integration and reconfigurable core in system-on-chip (SoC). Reconfigurable and Embedded systems are increasingly becoming a key technological component ...