International Journal of Reconfigurable and Embedded Systems (IJRES)
Vol 7, No 2: July 2018

Analysis of CMOS Logic and Transmission Gate for 64 Bit Parallel Prefix Adders

Nehru.K K (Institute of Aeronautical Engineering)
Nagarjuna T (Institute of Aeronautical Engineering)
Somanaidu U (Institute of Aeronautical Engineering)



Article Info

Publish Date
01 Jul 2018

Abstract

Parallel prefix adder network is a type of carry look ahead adder structure. It is widely considered as the fastest adder and used for high performance arithmetic circuits in the digital signal processors. In this article, an introduction to the design of 64 bit parallel prefix adder using transmission technique which acquires least no of nodes with the lowest transistor count and low power consumption is presented. The 64 bit parallel prefix adder is designed and comparison is made between other previously parallel prefix adders. The result shows that the proposed 64 bit parallel prefix adder is slightly better than existing parallel prefix adders and it considerably increases the computation speed.The spice tool is used for analysis with different supply voltages.

Copyrights © 2018






Journal Info

Abbrev

IJRES

Publisher

Subject

Economics, Econometrics & Finance

Description

The centre of gravity of the computer industry is now moving from personal computing into embedded computing with the advent of VLSI system level integration and reconfigurable core in system-on-chip (SoC). Reconfigurable and Embedded systems are increasingly becoming a key technological component ...