Indonesian Journal of Electronics and Instrumentation Systems
Vol 9, No 1 (2019): April

Implementasi Rangkaian CRC (Cyclic Redundancy Check) Generator pada FPGA (Field Programmable Gate Array)

Nia Gella Augoestien (Departemen Ilmu Komputer dan Elektronika, FMIPA UGM, Yogyakarta)
Ryan Aditya (KSB Indonesia)



Article Info

Publish Date
30 Apr 2019

Abstract

  Data integrity in high speed data transmission process is a major requerment that can not be ignored. High speed data transmission is prone to data errors. CRC (Cyclic Redundancy Check) is a mechanism that is often used as a detector errors in data transmission and storage process. When CRC is implemented using embedded software or processor, CRC requires many clock cycles. If CRC Generator implemented in special dedicated hardware, computational time reduced so that it can be met the high speed system communication requirement. This paper propose the design and implementation of CRC generator on FPGA that capable to minimaze computational time. The method is to reduce calculation latency by separating the coefficients of certain digits and calculating directly the result of  polinomial key modulo. CRC Generator in this paper was implemented on Xilinx Spartan®-6 Series (XC6LX16-CS324). The modeling results have succeeded  to finish computation on 1 clock cycle. Hardware eficiency is achieved 0.38 Gbps/Slice, while the throughput is 3,758 Gbps.

Copyrights © 2019






Journal Info

Abbrev

ijeis

Publisher

Subject

Electrical & Electronics Engineering

Description

IJEIS (Indonesian Journal of Electronics and Instrumentation Systems), a two times annually provides a forum for the full range of scholarly study. IJEIS scope encompasses all aspects of Electronics, Instrumentation and Control. IJEIS is covering all aspects of Electronics and Instrumentation ...