Bulletin of Electrical Engineering and Informatics
Vol 8, No 4: December 2019

Performance analysis of ultrathin junctionless double gate vertical MOSFETs

K. E. Kaharudin (Universiti Teknikal Malaysia Melaka (UTeM))
Z. A. F. M. Napiah (Universiti Teknikal Malaysia Melaka (UTeM))
F. Salehuddin (Universiti Teknikal Malaysia Melaka (UTeM))
A. S. M. Zain (Universiti Teknikal Malaysia Melaka (UTeM))
Ameer F. Roslan (Universiti Teknikal Malaysia Melaka (UTeM))



Article Info

Publish Date
01 Dec 2019

Abstract

The main challenge in MOSFET minituarization is to form an ultra-shallow source/drain (S/D) junction with high doping concentration gradient, which requires an intricate S/D and channel engineering. Junctionless MOSFET configuration is an alternative solution for this issue as the junction and doping gradients is totally eliminated. A process simulation has been developed to investigate the impact of junctionless configuration on the double-gate vertical MOSFET. The result proves that the performance of junctionless double-gate vertical MOSFETs (JLDGVM) are superior to the conventional junctioned double-gate vertical MOSFETs (JDGVM). The results reveal that the drain current (ID) of the n-JLVDGM and p-JLVDGM could be tremendously enhanced by 57% and 60% respectively as the junctionless configuration was applied to the double-gate vertical MOSFET. In addition, junctionless devices also exhibit larger ION/IOFF ratio and smaller subthreshold slope compared to the junction devices, implying that the junctionless devices have better power consumption and faster switching capability.

Copyrights © 2019






Journal Info

Abbrev

EEI

Publisher

Subject

Electrical & Electronics Engineering

Description

Bulletin of Electrical Engineering and Informatics (Buletin Teknik Elektro dan Informatika) ISSN: 2089-3191, e-ISSN: 2302-9285 is open to submission from scholars and experts in the wide areas of electrical, electronics, instrumentation, control, telecommunication and computer engineering from the ...